Microprocessor and Interfacing (MPI)
GTU # 3160712



# Unit-4:

# Assembly Language Programming Basics

PART-II: 8085 Assembly Program Basics



**Prof. Swati R Sharma**Computer Engineering Department
Darshan Institute of Engineering & Technology, Rajkot

≥ swati.sharma@darshan.ac.in

© (0) 9727747317





# **Subject Overview**

| Sr. No. | Unit                                       | % Weightage |
|---------|--------------------------------------------|-------------|
| 1       | Introduction to Microprocessor             | 8%          |
| 2       | Microprocessor Architecture and Operations | 7%          |
| 3       | 8085 Microprocessor                        | 12%         |
| 4       | Assembly Language Programming Basics       | 13%         |
| 5       | 8085 Assembly Language Programs            | 12%         |
| 6       | Stack & Subroutines                        | 13%         |
| 7       | I/O Interfacing                            | 20%         |
| 8       | Advanced Microprocessors                   | 15%         |







#### **Topics to be covered**

- Addressing Modes in 8085
- 8085 Assembly Language Programs Basics
- 8085 Assembly Language Programs
  - ✓ Writing & Assembling the Programs
  - Executing the Programs
  - Debugging the Programs
- T-States & Machine Cycle of 8085 Instructions
- Timing Diagram









# Addressing Modes in 8085



#### **Addressing Modes in 8085**

**Immediate Addressing Mode** 

**Direct Addressing Mode** 

**Register Addressing Mode** 

**Indirect Addressing Mode** 

**Implicit Addressing Mode** 



#### **Immediate Addressing Mode**

- □ 8/16-bit **data** is specified in the instruction itself as one of its operand.
- For example:

```
MVI B,20H
```

LXI D,1034H

ADI 45H

SUI 30H

CPI 68H



#### **Direct Addressing Mode**

- □ 8/16-bit memory address is directly provided with the instruction.
- For example:



#### **Register Addressing Mode**

- ☐ It specifies register or register pair that contains data.
- For example:

```
MOV A,B ; A ← B

ADD B ; A ← A+B

DAD H ; HL ← HL+R<sub>p</sub>
```



#### **Indirect Addressing Mode**

- ☐ In this type of addressing mode, the 16-bit memory address is indirectly provided with the instruction using a register pair.
- For example:

```
LDAX D; A \leftarrow M[DE]
```

STAX B; A -> M[BC]



# Implicit/Implied Addressing Mode

- ☐ This mode doesn't require any operand; the data is specified by the Opcode itself.
- For example:

XTHL

SPHL

PCHL







# 8085 Assembly Language Programs Basics



#### **Writing Assembly Language Programs**

#### The steps to write Assembly Language Programs are as follows:

Step-1: Read the problem carefully.

Step-2: Break it down into small steps.

Step-3: Represent the sequence with flowchart.

Step-4: Translate flowchart into appropriate mnemonic instructions.

Step-5: Translate mnemonic into machine code.

Step-6: Enter machine code in memory and execute.

Step-7: Start troubleshooting-debugging a program



#### **Documentation**

- Appropriate comments are critical for conveying the logic behind the program.
- ☐ The comment should explain what is intended; they should not explain mnemonics.
- Comment is optional.

#### Example:

```
MOV A,B ; Move data from B to A X
MOV A,B ; send data to accumulator for processing ✓
```



### **Program Execution**

- ☐ Machine code can be loaded in R/W memory, with reference to starting memory location.
- ☐ Execution can be done in two ways:
  - 1. Execute entire code on click.
  - 2. Single step execution.
    - ☐ It will execute one instruction at a time.
    - ☐ We can observe the content of register and flag after execution of each instruction.



# **Debugging Program**

- ☐ Debug a program is similar to troubleshooting hardware.
- ☐ If the code doesn't work, it is essential to search carefully for errors in programming logic, machine codes and execution.

#### **How to Debug machine code:**

- ☐ Translating assembly to machine code is similar to building a circuit.
- ☐ Following errors are common:
  - 1. Writing a wrong code.
  - 2. Specifying the wrong jump location.
  - 3. Writing memory address in decimal, thus specifying wrong jump location.
  - 4. Writing lower order and higher order bits in wrong sequence.







# 8085 Assembly Language Programs Basics



### 8085 Assembly Program: Add Two 8-bit Numbers

Write a program to add data at 1005H & 1006H memory location and store the result at 1007H memory location.

```
    LXI H,1005 ; to retrive m/m addr
    MOV A,M ; retrieve m/m content
    INX H ; increment memeory to 1006H
    ADD M ; add accumulator with M[1006]
    STA 1007 ; store result
    HLT ; HLT program
```





#### 8085 Assembly Program

#### Write a program to load register B with 37H and display number at the output Port 01

MVI B,37 ; B <- 37H</li>
 MOV A,B ; A <- B for I/O processing</li>
 OUT 01 ; PORT 01 <- A</li>
 HLT







# T-States & Machine Cycle of 8085 Instructions



#### **Timing Cycle required by 8085 Instructions**

| Operation    | T-States |
|--------------|----------|
| Opcode Fetch | 4-6T     |
| Memory Read  | 3T       |
| Memory Write | 3T       |
| I/O Read     | 3T       |
| I/O Write    | 3T       |

- Instruction that require 5T-States for Opcode Fetch HLT
- Instructions that require 6T-States for Opcode Fetch
  - 1. CALL
  - 2. Conditional CALL
  - 3. DCX
  - 4. **INX**

- 5. PCHL
- 6. SPHL
- 7. PUSH
- 8. Conditional RET



# Machine Cycle required by 8085 Instruction

| Operation               | M/C |
|-------------------------|-----|
| Fetch (F)               | 1   |
| Memory Read (MEMR)      | 1   |
| Memory Write (MEMW)     | 1   |
| I/O Read (IOR)          | 1   |
| I/O Write (IOW)         | 1   |
| Read Immediate Data (R) | 1   |



#### 1. **MOV B, D**

#### **Machine Cycle:**

1(F) = 1 Machine Cycle

#### **Timing Cycle:**

**= 4T** (Fetch)



#### 2. MVI C,17H

**Machine Cycle:** Fetch + R

$$1 + 1 = 2$$

**Timing Cycle:** Fetch + R

$$4T + 3T = 7T$$



3. MVI M, 25H

**Machine Cycle:** Fetch + R+ Write data(MEMW)

$$1 + 1 + 1 = 3$$

**Timing Cycle:** Opcode Fetch + R + MEMW

$$4T + 3T + 3T = 10T$$



#### 4. MOV A,M

**Machine Cycle:** Fetch + Read Memory(MEMR)

$$1 + 1 = 2$$

**Timing Cycle:** Fetch + MEMR

$$4T + 3T = 7T$$



#### 4. MOV M, A

**Machine Cycle:** Fetch + Write Memory(MEMW)

$$1 + 1 = 2$$

**Timing Cycle:** Fetch + MEMW

$$4T + 3T = 7T$$



#### **5. NOP**

**Machine Cycle:** Fetch

= 1 M/C Cycle

**Timing Cycle:** Fetch

= 4T



6. HLT: Halt and enter wait state

**Machine Cycle:** Fetch + Wait

= 1 or more M/C Cycle

**Timing Cycle:** Fetch + Wait

= 5T or more T-States



#### 7. IN 18H



#### 8. OUT 19H



#### 9. ADD B

**Machine Cycle:** Fetch

= 1 Machine Cycle

**Timing Cycle:** Fetch

= 4T



#### 10. ADI 26H

**Machine Cycle:** Fetch + R

$$1 + 1 = 2$$

**Timing Cycle:** Fetch + MEMR

$$4T + 3T = 7T$$



#### 11. ADD M

**Machine Cycle:** Fetch + MEMR

$$1 + 1 = 2$$

**Timing Cycle:** Fetch + MEMR

$$4T + 3T = 7T$$



#### 12. SUB C

**Machine Cycle:** Fetch

= 1 Machine Cycle

**Timing Cycle:** Fetch

= 4T



#### 13. SUI 26H

**Machine Cycle:** Fetch + R

$$1 + 1 = 2$$

**Timing Cycle:** Fetch + MEMR

$$4T + 3T = 7T$$



#### 14. SUB M

**Machine Cycle:** Fetch + MEMR

**Timing Cycle:** Fetch + MEMR

$$4T + 3T = 7T$$



#### 15. LDA 2030H

```
Machine Cycle: Fetch + ReadL 8-bit + ReadH 8-bit + MEMR (content)

= 1 + 1 + 1 + 1

= 4

Timing Cycle: Fetch + MEMR + MEMR + MEMR

= 4T + 3T + 3T + 3T

= 13T
```



```
16. POP R<sub>P</sub>: POP B

Machine Cycle: Fetch + MEMR (SP) + MEMR (SP+1)

= 1 + 1 + 1

= 3

Timing Cycle: Fetch + MEMR + MEMR

= 4T + 3T + 3T

= 10T
```



```
16. PUSH R<sub>P</sub>: PUSH B

Machine Cycle: Fetch + MEMW (SP) + MEMW (SP-1)

= 1 + 1 + 1

= 3

Timing Cycle: Fetch + MEMW + MEMW

= 6T + 3T + 3T

= 12T
```



#### **LHLD Instruction**

#### **Registers**



LHLD 0006H

#### **Memory**

| 02 | 0001 |          |
|----|------|----------|
| 04 | 0002 |          |
| 0A | 0003 |          |
| 06 | 0004 |          |
| 0F | 0005 |          |
| 0D | 0006 |          |
| 05 | 0007 | <b>←</b> |
| 03 | 8000 |          |



#### 17. LHLD 2034H Machine Cycle: Fetch + MEMRL (2034) + MEMRH (2034) + MEMR\_Content (2034) + MEMR\_Content (2035) = 1 + 1 + 1 + 1 + 1 = 5 **Timing Cycle:** Opcode Fetch+ MEMR + MEMR + MEMR + MEMR = 4T + 3T + 3T + 3T + 3T= 16T



#### 18. RAR

**Machine Cycle:** Fetch

= 1 Machine Cycle

**Timing Cycle:** Fetch

= 4T



#### 



```
20. CALL 2030H
Machine Cycle: Fetch + MEMWL(Store) + MEMWH(Store)
               + MEMRL(Call) + MEMRH(Call)
          = 1 + 1 + 1 + 1 + 1
          = 5
Timing Cycle:
                Fetch+ MEMW + MEMW + MEMR + MEMR
          = 6T + 3T + 3T + 3T + 3T
          = 18T
```



# 21. RET Machine Cycle: Fetch + MEMR (SP) + MEMR (SP+1) = 1 + 1 + 1 = 3 Timing Cycle: Fetch + MEMR + MEMR = 4T + 3T + 3T

45

= 10T

#### **Exercise: Find Byte Size, Timing & Machine Cycle**

- 1. LDAX B
- 2. SHLD 2470
- 3. SPHL
- 4. DAA
- 5. INR R/M
- 6. JMP
- 7. PCHL
- 8. CMP R/M
- 9. RRC
- 10. RIM
- 11. SIM
- 12. ORA R/M
- 13. XCHG
- 14. DI
- 15. EI



#### **Exercise Solution**

| Sr. | Instruction    | Byte Size | Machine Cycle  | T-States           |
|-----|----------------|-----------|----------------|--------------------|
| 1.  | LDAX B         | 1         | F+R=2          | 4T+3T=7T           |
| 2.  | SHLD 2470      | 3         | F+R+R+W+W=5    | 4T+3T+3T+3T=16T    |
| 3.  | SPHL           | 1         | F=1            | 6T                 |
| 4.  | DAA            | 1         | F=1            | 4T                 |
| 5.  | INR R<br>INR M | 1<br>1    | F=1<br>F+R+W=3 | 4T<br>4T+3T+3T=10T |
| 6.  | JMP 2030       | 3         | F+R+R=3        | 4T+3T+3T=10T       |
| 7.  | PCHL           | 1         | F=1            | 6T                 |
| 8.  | CMP R<br>CMP M | 1<br>1    | F=1<br>F+R=2   | 4T<br>4T+3T=7T     |
| 9.  | RRC            | 1         | F=1            | 4T                 |
| 10. | RIM            | 1         | F=1            | 4T                 |



#### **Exercise Solution**

| Sr. | Instruction | Byte Size | Machine Cycle | T-States |
|-----|-------------|-----------|---------------|----------|
| 11. | SIM         | 1         | F=1           | 4T       |
| 12. | ORA R       | 1         | F=1<br>F+R=2  | 4T       |
|     | ORA M       | 1         | F+R=2         | 4T+3T=7T |
| 13. | XCHG        | 1         | F=1           | 4T       |
| 14. | DI          | 1         | F=1           | 4T       |
| 15. | El          | 1         | F=1           | 4T       |





# **Timing Diagram**















Timing Diagram: MVI A, 32H **Opcode Fetch Memory Read T1 T2 T3 T4 T5 T6 T7** CLK High order memory Unspec High order memory address address ified AD. Read Low order Low order Opcode M/m addr. M/m addr. Immediate  $AD_0$ ALE IO/M  $\overline{RD}$ 

#### Calculate Execution time of MVI A,32H

**Given**: Clock Frequency (f) = 2 MHz

Calculation:

Step-1: T-state = clock period = 
$$\frac{1}{f}$$
 =  $\frac{1}{2}$  = **0.5** µsec

Step-2: Execution time for Opcode Fetch

=  $4T \times 0.5 = 2\mu sec$ 

Step-3: Execution time for Memory Read

=  $3T \times 0.5 = 1.5 \mu sec$ 

Step-4: Execution time for Instruction

 $= (4T + 3T) \times 0.5$ 

 $= 7T \times 0.5$ 

=  $3.5 \mu sec$ 



**Timing Diagram: OUT 02H** 



**Timing Diagram: IN 02H** 



## **GTU Exam Questions**

| Sr. | Questions                                                                                                                | Marks | Year                         |
|-----|--------------------------------------------------------------------------------------------------------------------------|-------|------------------------------|
| 1.  | Draw the timing diagram of following instruction of the 8085 microprocessor.  i. OUT 50h  ii. MOV A, B  iii. MVI A, 8bit | 7     | W'17<br>W'18<br>S'18<br>S'19 |
| 2.  | How many machine cycles are executed by 8085 microprocessor? List down it.                                               | 1     | S'18                         |
| 3.  | Explain various addressing modes of 8085 microprocessor.                                                                 | 7     | S'18<br>W'18<br>W'19         |
| 4.  | Identify the machine cycles in the following instructions 1. SUB B 2. ADI 47H 3. STA 2050H 4. PUSH B                     | 7     | W'18                         |



### References

Book: Microprocessor Architecture, Programming, and Applications with the 8085,

Ramesh S. Gaonkar Pub: Penram International

Mobile 8085 and 8086 Microprocessor Opcodes app from Play Store:

Application <a href="http://tiny.cc/aopcodes">http://tiny.cc/aopcodes</a>





## Thank You

